

# 3V RPMD REPLAY PROTECTED MEMORY DEVICE WITH SPI INTERFACE

# **W74M00AV**



## **Table of Contents**

| 1. | GEN   | ERAL DESCRIPTIONS                                                      | 3  |
|----|-------|------------------------------------------------------------------------|----|
| 2. | FEAT  | TURES                                                                  | 3  |
| 3. | PACI  | KAGE TYPES AND PIN CONFIGURATIONS                                      | 3  |
|    | 3.1   | Pin Configuration SOIC 150-mil/208-mil                                 | 3  |
|    | 3.2   | Pin Description SOIC 150-mil/208-mil                                   |    |
| 4. | PIN [ | DESCRIPTIONS                                                           | 4  |
|    | 4.1   | Chip Select (/CS)                                                      | 4  |
|    | 4.2   | Serial Data Input, Output (DI, DO)                                     |    |
|    | 4.3   | Serial Clock (CLK)                                                     |    |
| 5. | BLO   | CK DIAGRAM                                                             |    |
| 6. |       | CTIONAL DESCRIPTIONS                                                   |    |
|    | 6.1   | Replay Protected Memory Device Operations                              |    |
|    | -     | 6.1.1 RPMD Initialization                                              |    |
|    |       | 6.1.2 RPMD Operation Flow                                              |    |
|    |       | 6.1.3 Operations Allowed / Disallowed During RPMD Operation            | 7  |
|    |       | 6.1.4 RPMD Status Register Definition                                  | 8  |
|    | 6.2   | Instruction Set Tables                                                 | 9  |
|    |       | 6.2.1 Instruction Set Table 2-1 (RPMD Input Instruction, OP1)          | 9  |
|    |       | 6.2.2 Instruction Set Table 2-2 (RPMD Output Instruction, OP2)         | 9  |
|    |       | 6.2.3 Instruction Set Table 2-3 (RPMD Reset Instruction)               | 9  |
|    | 6.3   | Instruction Descriptions                                               | 10 |
|    |       | 6.3.1 Write Root Key Register (9Bh + 00h)                              |    |
|    |       | 6.3.2 Update HMAC Key (9Bh + 01h)                                      |    |
|    |       | 6.3.3 Increment Monotonic Counter (9Bh + 02h)                          |    |
|    |       | 6.3.4 Request Monotonic Counter (9Bh + 03h)                            |    |
|    |       | 6.3.5 Reserved Replay Protected Memory Device Commands (9Bh + 04h~FFh) |    |
|    |       | 6.3.6 Read Replay Protected Memory Device Status / Data (96h)          |    |
| _  |       | 6.3.7 Enable Reset (66h) and Reset Device (99h)                        |    |
| 7. |       | CTRICAL CHARACTERISTICS                                                |    |
|    | 7.1   | Absolute Maximum Ratings                                               |    |
|    | 7.2   | Operating Ranges                                                       |    |
|    | 7.3   | Power-Up Power-Down Timing and Requirements                            |    |
|    | 7.4   | DC Electrical Characteristics                                          |    |
|    | 7.5   | AC Measurement Conditions                                              |    |
|    | 7.6   | AC Electrical Characteristics                                          |    |
|    | 7.7   | Serial Output Timing Diagram                                           |    |
|    | 7.8   | Serial Input Timing Diagram                                            |    |
| 8. | PACI  | KAGE SPECIFICATIONS                                                    |    |
|    | 8.1   | 8-Pin SOIC 150-mil (Package Code SN)                                   | 23 |
|    | 8.2   | 8-Pin SOIC 208-mil (Package Code SS)                                   | 24 |
| a  | ORD   | FRING INFORMATION                                                      | 25 |

# **W74M00AV**

|     |       |           |         | W       | in.      | b      |    | 7 |      | 7    |    |
|-----|-------|-----------|---------|---------|----------|--------|----|---|------|------|----|
|     | 9.1   | Valid Par | t Numbe | ers and | Top Side | Markin | gs |   | <br> | <br> | 26 |
| 10. | REVIS | SION HIST | ORY     |         |          |        |    |   | <br> | <br> | 27 |



#### 1. GENERAL DESCRIPTIONS

The W74M series is an enhanced authentication security feature by Replay Protected Memory Device (RPMD). It provides a high level secured communication between the flash device and the controller to reduce the system vulnerabilities to hardware attacks.

#### 2. FEATURES

- Highest Performance
  - 80MHz
  - SPI Flash interface
- Low Power, Wide Temperature Range
  - Single 2.7V to 3.6V power supply
  - --40℃ to +85℃ operating range
- Advanced Security Features
  - Replay Protected Memory Device(RPMD)
  - Volatile Status Register Bits
- Space Efficient Packaging

  - 8-pin SOIC 150-mil8-pin SOIC 208-mil
  - Contact Winbond for other options

#### 3. PACKAGE TYPES AND PIN CONFIGURATIONS

#### 3.1 Pin Configuration SOIC 150-mil/208-mil



Figure 1. W74M00AV Pin Assignments, 8-pin SOIC 150-mil/208-mil (Package Code SN, SS)

#### 3.2 Pin Description SOIC 150-mil/208-mil

| PIN NO. | PIN NAME | I/O | FUNCTION           |
|---------|----------|-----|--------------------|
| 1       | /CS      | I   | Chip Select Input  |
| 2       | DO       | 0   | Data Output        |
| 4       | GND      |     | Ground             |
| 5       | DI       | I   | Data Input         |
| 6       | CLK      | I   | Serial Clock Input |
| 8       | VCC      |     | Power Supply       |
| 3,7     | NC       |     | No connect         |



#### 4. PIN DESCRIPTIONS

#### 4.1 Chip Select (/CS)

The Chip Select (/CS) pin enables and disables device operation. When /CS is high the device is deselected and the Serial Data Output (DO) pin is at high impedance. When deselected, the device power consumption will be at standby level unless an internal write cycle is in progress. When /CS is brought low the device will be selected, power consumption will increase to active level and instructions can be written to and data read from the device. After power-up, /CS must transition from high to low before a new instruction will be accepted. The /CS input must track the VCC supply level at power-up and power-down (see Figure 11). If needed a pull-up resister on the /CS pin can be used to accomplish this.

#### 4.2 Serial Data Input, Output (DI, DO)

The W74M00AV supports standard SPI interface operation. Standard SPI instructions use the unidirectional DI (input) pin to serially write instructions, addresses or data to the device on the rising edge of the Serial Clock (CLK) input pin. Standard SPI interface also uses the unidirectional DO (output) to read data or status from the device on the falling edge of CLK.

#### 4.3 Serial Clock (CLK)

The Serial Clock Input (CLK) pin provides the timing for serial input and output operations.

#### 5. BLOCK DIAGRAM



Figure 2. W74M00AV Block Diagram



#### 6. FUNCTIONAL DESCRIPTIONS

#### 6.1 Replay Protected Memory Device Operations

To prevent hardware vulnerability attack, Replay Protection provides a build-in block towards providing Confidentiality and Integrity of read/write data. The W74M00AV is equipped with four 32-bit Monotonic Counters and can be addressed individually by the 8-bit Counter\_Address. These monotonic counters are used by the SPI Controllers to ensure the physical authenticity of the attached flash devices.

RPMD operation is based on the HMAC-SHA-256 cryptographic algorithm. HMAC-SHA-256 is a type of keyed hash algorithm that is constructed from the SHA-256 hash function and used as a Hash-based Message Authentication Code (HMAC). The HMAC process mixes a secret key with the message data, hashes the result with the hash function, mixes that hash value with the secret key again, and then applies the hash function a second time. The output hash is 256 bits in length.

An HMAC can be used to determine whether a meFCssage sent over an insecure channel has been tampered with, provided that the sender and receiver share a secret key. The sender computes the hash value for the original data and sends both the original data and hash value as a single message. The receiver recalculates the hash value on the received message and checks that the computed HMAC matches the transmitted HMAC.

#### 6.1.1 RPMD Initialization

RPMD operation is initialized in an OEM manufacturing environment by issuing the "Write Root Key Register" command. When this command is successfully received and executed, a 256-bit Root Key will be written into the RPMD permanently, and the corresponding Monotonic Counter will also be initialized to 0. After the initialization procedure, the Root Key value can no longer be altered or accessed externally through the SPI interface. The initialized Monotonic Counter is ready to accept the authenticated RPMD commands.



Figure 3a. W74M00AV RPMD Initialization Flow Diagram



### 6.1.2 RPMD Operation Flow

Once the root key and the Monotonic Counter have been initialized, every time after the device is powered on, prior to any RPMD operations, the external SPI controller must update the HMAC Key register in the RPMD.

After initializing the HMAC key register, there are two different RPMD operations can be performed. "Increment Monotonic Counter" is used to increase the Monotonic Counter value by 1. "Request Monotonic Counters" is used to read out the existing Monotonic Counter data.



Figure 3b. W74M00AV RPMD Operation Flow Diagram



## 6.1.3 Operations Allowed / Disallowed During RPMD Operation

The RPMD operation is independent to the other SPI flash operations. The RPMD input command OP1 (9Bh) will initial internal operations after the authenticated command is accepted by the device. During the internal operation period, the BUSY bit in the RPMD Status Register (bit 0) will be set to 1. The RPMD internal operation cannot be suspended and can only be interrupted by the Device Reset command (66h+99h).

| Operations                           | Device Behavior                                                                                                                                                                                                                                                             |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RPMD OP1 command                     | The RPMD input command OP1 will be ignored while a RPMD operation is on-going.                                                                                                                                                                                              |
| Read RPMD Status/Data<br>OP2 command | The RPMD Status Register can be read out while a RPMD operation is ongoing and this is the way to check if the RPMD operation has finished or not. If the BUSY bit of RPMD Status Register is set as 1, the RPMD data output following the Status Register is not reliable. |
| Device Reset                         | The software reset sequence can be issued any time during RPMD internal operations. All volatile settings will be reset.                                                                                                                                                    |



## 6.1.4 RPMD Status Register Definition

During the RPMD operations, an 8-bit Status Register is used to indicate various states of the command execution and device status. A "Read RPMD Status" command can be issued during any RPMD operation to check the Status Register.

| Bit 7                    | Bit 6       | Bit 5                                                              | Bit 4                              | Bit 3                            | Bit 2                                                                         | Bit 1                                                                     | Bit 0 |
|--------------------------|-------------|--------------------------------------------------------------------|------------------------------------|----------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------|
| Successful<br>Completion | Not Defined | Fatal Error<br>(Pgm/Erase<br>Fail or no<br>valid counter<br>found) | Monotonic_Counter_Data<br>Mismatch | HMAC Key<br>Reg<br>Uninitialized | Signature Mismatch or Counter Address out of range or Write_Mode out of range | Root Keys Overwrite or Root Keys length mismatch or TruncatedSig Mismatch | BUSY  |

| RPMD Status<br>Register[7:0] | Applicable CmdType(s)    | Description                                                                                                                                                                                                                                                                                                |  |  |
|------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0000000                      |                          | Power On State (Read RPMD Status is issued directly after power-up).                                                                                                                                                                                                                                       |  |  |
| 10000000                     | 00, 01, 02, 03           | This status must be set on successful completion (no errors) of OP1 command (9Bh).                                                                                                                                                                                                                         |  |  |
| 0xxxxxx1                     | 00, 01, 02, 03,<br>04-FF | This bit must be set to 1, when device is busy executing OP1 command (9Bh). It is reset to 0 when the command execution is done.                                                                                                                                                                           |  |  |
| 0жжжж1ж                      | 00, 01                   | This bit is set only when the correct payload size is received. For CmdType = 00, this bit must be set on Root Key Register Overwrite or Counter Address out of range or Truncated Signature mis-match error. For CmdType = 01, this bit is set when the corresponding Monotonic Counter is uninitialized. |  |  |
| 0xxxx1xx                     | 00, 01, 02, 03           | This bit must be set on Signature Mismatch, Counter Address out of range when correct payload size is received; or CmdType is out of range; or incorrect payload size is received.                                                                                                                         |  |  |
| 0xxx1xxx                     | 02, 03                   | This bit must be set on HMAC Key Register (or Monotonic Counter) uninitialized on previous OP1 command when correct payload size is received.                                                                                                                                                              |  |  |
| 0xx1xxxx                     | 02                       | This bit must be set on Monotonic_Counter_Data Mismatch on previous increment when correct payload size is received.                                                                                                                                                                                       |  |  |
| 0x1xxxxx                     |                          | Fatal Error, e.g. program fail, no valid counter found after initialization.                                                                                                                                                                                                                               |  |  |
| Current value                |                          | Status register will naturally not be updated until first 8 bits of OP1 (9Bh) is received. However it is expected that the correct error type is reflected for any OP1 operation that exceeds a minimum of 16 clocks with active chip-select.                                                              |  |  |



#### 6.2 Instruction Set Tables

#### 6.2.1 Instruction Set Table 2-1 (RPMD Input Instruction, OP1)(1)

| INSTRUCTION NAME               | BYTE 0 | BYTE 1<br>(CmdType) | BYTE 2            | BYTE 3 <sup>(2)</sup> |                                 |                                      |  |
|--------------------------------|--------|---------------------|-------------------|-----------------------|---------------------------------|--------------------------------------|--|
| Write<br>Root Key Register     | 9Bh    | 00h                 | CounterAddr[7:0]  | Reserved[7:0]         | Byte 4 - 35<br>RootKey[255:0]   | Byte 36 - 63<br>TruncatedSign[223:0] |  |
| Update<br>HMAC Key Register    | 9Bh    | 01h                 | CounterAddr[7:0]  | Reserved[7:0]         | Byte 4 - 7<br>KeyData[31:0]     | Byte 8 - 39<br>Signature[255:0]      |  |
| Increment<br>Monotonic Counter | 9Bh    | 02h                 | CounterAddr[7:0]  | Reserved[7:0]         | Byte 4 - 7<br>CounterData[31:0] | Byte 8 - 39<br>Signature[255:0]      |  |
| Request<br>Monotonic Counter   | 9Bh    | 03h                 | CounterAd dr[7:0] | Reserved[7:0]         | Byte 4 - 15<br>Tag[95:0]        | Byte 16 - 47<br>Signature[255:0]     |  |
| Reserved Commands              | 9Bh    | 04h ~ FFh           | Reserved          |                       |                                 |                                      |  |

#### 6.2.2 Instruction Set Table 2-2 (RPMD Output Instruction, OP2)(1)

| INSTRUCTION NAME                             | BYTE 0 | BYTE 1 | BYTE 2             | BYTE 3 - 14 | BYTE 15 - 18        | BYTE 19 - 50       |
|----------------------------------------------|--------|--------|--------------------|-------------|---------------------|--------------------|
| Read RPMD<br>Status / Data <sup>(3)(4)</sup> | 96h    | Dummy  | (RPMD Status[7:0]) | (Tag[95:0]) | (CounterData[31:0]) | (Signature[255:0]) |

#### 6.2.3 Instruction Set Table 2-3 (RPMD Reset Instruction)(1)

| INSTRUCTION NAME | BYTE 0 |  |
|------------------|--------|--|
| Enable Reset     | 66h    |  |
| Reset            | 99h    |  |

#### Notes:

- 1. All RPMD instructions are in Standard SPI format. Each Input/Output Byte requires 8 clocks.
- 2. The Reserved[7:0] field for RPMD OP1 must be all 0s (00000000b).
- 3. The controller may terminate the Read RPMD Status/Data instruction at any time without going through the entire data output sequence.
- 4. When BUSY=1, from Byte-3 and beyond, the device will output the RPMD\_Status[7:0] value continuously until /CS terminates the instruction. The device will not output Tag, CounterData & Signature fields when BUSY=1. Once BUSY becomes 0, another OP2 command must be issued to read out the correct Tag, CounterData & Signature fields.



#### 6.3 Instruction Descriptions

#### 6.3.1 Write Root Key Register (9Bh + 00h)

This command is used by the SPI Controller to initialize the Root Key Register corresponding to the received Counter Address with the received Root Key. It is expected to be used in an OEM manufacturing environment when the SPI Controller is powered for the first time.

After the command is issued on the interface, the RPMD must ensure that the received transaction is error free. This includes checking following conditions:

- Payload size is correct. (including OP1 is 64 bytes)
- Counter Address falls within the range of supported counters.
- The Root Key Register corresponding to the requested Counter Address was previously uninitialized. [Root\_Key\_Reg\_Init\_State[Monotonic\_Counter\_Address] = 0xFFh]
- Truncated signature field is the same as least significant 224 bits of HMAC-SHA-256 based signature computed based on received input parameters.

If the received transaction is error free, RPMD successfully executes the command and posts "successful completion" in the RPMD Status Register. This command must be executed to ensure that power cycling in the middle of command execution is properly handled. This requires that the internal state tracking the root key register initialization is written as the last operation of the command execution. (Root Key Reg Init State[Monotonic Counter Address] = 0).

Root Key Register Write with root key is = 256'hFF...FF is used as a temporary key. When this request is received error-free Root\_Key\_Reg\_Init\_State[Monotonic\_Counter\_Address] is not affected. Instead only the corresponding Monotonic Counter is initialized to 0 if previously uninitialized. This state is tracked as separate state using MC\_Init\_State[Monotonic\_Counter\_Address]. This state is used to leave the Monotonic Counter at the current value when an error free Root Key Register Write operation is received. (Both 256'hFF..FF and non 256'hFF..FF)

Once this command is successfully executed with a non 256'hFF..FF Root Key, the device will not accept the "Write Root Key Register" command any more, and the Root Key value cannot be read out by any instructions.



Figure 4. Write Root Key Register Instruction



## 6.3.2 Update HMAC Key Register(9Bh + 01h)

This command is used by the SPI Controller to update the HMAC-Key corresponding to the received Counter Address with a new HMAC key calculated based on received input. This command must be issued once only on every power cycle event on the interface. This allows the HMAC key storage to be implemented using volatile memory. Status register busy indication is expected to indicate busy for double the amount of Read\_Counter\_Polling\_Delay specified in SFDP table since this command performs two distinct HMAC-SHA-256 computations.

After the command is issued on the interface, the RPMD must ensure that the received transaction is error free. This includes checking following conditions:

- Payload size is correct. (including OP1 = 40 bytes)
- Counter Address falls within the range of supported counters.
- The Monotonic Counter corresponding to the requested Counter Address was previously initialized.
- Signature matches the HMAC-SHA-256 based signature computed based on received input parameters. This command performs two HMAC-SHA-256 operations.

If the received transaction is error free, the RPMD successfully executes the command and posts "successful completion" in the RPMD Status Register.

If the received transaction has errors, the RPMD does not execute the transaction and posts the corresponding error in the RPMD Status Register.



Figure 5. Update HMAC Key Register Instruction



#### 6.3.3 Increment Monotonic Counter (9Bh + 02h)

This command is used by the SPI Controller to increment the Monotonic Counter by 1 inside the RPMD.

After the command is issued on the interface, the RPMD must ensure that the received transaction is error free. This includes checking following conditions:

- Payload size is correct. (including OP1 = 40 bytes)
- Counter Address falls within the range of supported counters.
- The Monotonic Counter corresponding to the requested Counter Address was previously initialized.
- The HMAC Key Register corresponding to the requested Counter Address was previously initialized.
- The requested Signature matches the HMAC-SHA-256 based signature computed based on received input parameters.
- The received Monotonic\_Counter\_Data matches the current value of the counter.

If the received transaction is error free, the RPMD successfully executes the command and posts "successful completion" in the RPMD Status Register. The increment counter implementation should make sure that the counter increment operation is performed in a power glitch aware manner.



Figure 6. Increment Monotonic Counter Instruction



#### 6.3.4 Request Monotonic Counter (9Bh + 03h)

This command is used by the SPI Controller to request the Monotonic Counter value inside the RPMD.

After the command is issued on the interface, the RPMD must ensure that the received transaction is error free. This includes checking following conditions:

- Payload size is correct. (including OP1 = 48 bytes)
- Counter Address falls within the range of supported counters.
- The Monotonic Counter corresponding to the requested Counter Address was previously initialized.
- The HMAC Key Register corresponding to the requested Counter Address was previously initialized.
- The requested Signature matches the HMAC-SHA-256 based signature computed based on received input parameters.

If the received transaction is error free, the RPMD successfully executes the command and posts "successful completion" in the RPMD Status Register. In response to this command, the SPI controller reads the Monotonic Counter addressed by counter address. It calculates HMAC-SHA-256 signatures the second time, based on following parameters.

- HMAC Message[127:0] = Tag [95:0], Counter\_Data\_Read[31:0]
- HMAC Key[255:0] = HMAC\_Key\_Register[Monotonic\_Counter\_Address][255:0]



Figure 7. Request Monotonic Counter Instruction

#### 6.3.5 Reserved Replay Protected Memory Device Commands (9Bh + 04h~FFh)

If the SPI Controller issues any of the reserved command-types, the RPMD must return Error status in the RPMD Status Register. It asserts bit 2 to indicate that a reserved command-type was issued.



## 6.3.6 Read Replay Protected Memory Device Status / Data (96h)

This command is used by the SPI Controller to read the RPMD status from any previously issued OP1 command. In addition, if previous OP1 command is Request Monotonic Counter and if SPI Flash returns successful completion (BUSY=0) in the RPMD Status Register, then it must also return valid values in the Tag, Monotonic\_Counter\_Data and Signature field. If there're other error flags, the values returned in Tag, Counter and Signature field are invalid. The controller may abort the read prematurely prior to completely reading the entire payload. This may occur when the controller wants to simply read the RPMD status or when it observes an error being returned in the RPMD status field. The controller may also continue reading past the defined payload size of 49 bytes. Since this is an error condition, the SPI Flash may return any data past the defined payload size. The controller must ignore the data.



Figure 8a. Read RPMD Data Instruction (BUSY=0)

When BUSY=1, from Byte-3 and beyond, the device will output the RPMD Status[7:0] value continuously until /CS terminates the operation. The device will not output Tag, CounterData & Signature fields when BUSY=1. Once BUSY becomes 0, another OP2 command must be issued to read out the correct Tag, CounterData & Signature fields.



Figure 8b. Read RPMD Data Instruction (BUSY=1)



#### 6.3.7 Enable Reset (66h) and Reset Device (99h)

Because of the small package and the limitation on the number of pins, the RPMD provide a software Reset instruction. Once the Reset instruction is accepted, any on-going internal operations will be terminated and the device will return to its default power-on state and lose all the current volatile settings, such as Volatile Status Register bits.

To avoid accidental reset, both instructions must be issued in sequence. Any other commands other than "Reset (99h)" after the "Enable Reset (66h)" command will disable the "Reset Enable" state. A new sequence of "Enable Reset (66h)" and "Reset (99h)" is needed to reset the device. Once the Reset command is accepted by the device, the device will take approximately tRST=30us to reset. During this period, no command will be accepted.

Data corruption may happen if there is an on-going when Reset command sequence is accepted by the device. It is recommended to check the BUSY bit RPMD Register before issuing the Reset command sequence.



Figure 9. Enable Reset and Reset Instruction Sequence



## 7. ELECTRICAL CHARACTERISTICS(1)

#### 7.1 Absolute Maximum Ratings (2)

| PARAMETERS                      | SYMBOL | CONDITIONS                            | RANGE             | UNIT |
|---------------------------------|--------|---------------------------------------|-------------------|------|
| Supply Voltage                  | VCC    |                                       | -0.6 to VCC+0.4   | V    |
| Voltage Applied to Any Pin      | Vio    | Relative to Ground                    | -0.6 to VCC+0.4   | V    |
| Transient Voltage on any Pin    | VIOT   | <20nS Transient<br>Relative to Ground | -2.0V to VCC+2.0V | V    |
| Storage Temperature             | Tstg   |                                       | -65 to +150       | °C   |
| Lead Temperature                | TLEAD  |                                       | See Note (3)      | °C   |
| Electrostatic Discharge Voltage | VESD   | Human Body Model <sup>(4)</sup>       | -2000 to +2000    | V    |

#### Notes:

- 1. Specification for W74M00AV is preliminary. See preliminary designation at the end of this document.
- 2. This device has been designed and tested for the specified operation ranges. Proper operation outside of these levels is not guaranteed. Exposure to absolute maximum ratings may affect device reliability. Exposure beyond absolute maximum ratings may cause permanent damage.
- 3. Compliant with JEDEC Standard J-STD-20C for small body Sn-Pb or Pb-free (Green) assembly and the European directive on restrictions on hazardous substances (RoHS) 2002/95/EU.
- 4. JEDEC Std JESD22-A114A (C1=100pF, R1=1500 ohms, R2=500 ohms).

#### 7.2 Operating Ranges

| PARAMETER                      | SYMBOL  | CONDITIONS    | SP  | UNIT |      |
|--------------------------------|---------|---------------|-----|------|------|
| PARAMETER                      | STWIBOL | CONDITIONS    | MIN | MAX  | UNII |
| Supply Voltage                 | VCC     | $F_R = 80MHz$ | 2.7 | 3.6  | V    |
| Ambient Temperature, Operating | TA      | Industrial    | -40 | +85  | Ĉ    |



## 7.3 Power-Up Power-Down Timing and Requirements

| PARAMETER                           | CVMPOL              | SPEC | LINUT |      |  |
|-------------------------------------|---------------------|------|-------|------|--|
| PARAMETER                           | SYMBOL              | MIN  | MAX   | UNIT |  |
| VCC (min) to /CS Low                | tVSL <sup>(1)</sup> | 20   |       | μs   |  |
| Time Delay Before Write Instruction | tPUW <sup>(1)</sup> | 5    |       | ms   |  |
| Write Inhibit Threshold Voltage     | VWI <sup>(1)</sup>  | 1.0  | 2.0   | V    |  |

#### Note:

1. These parameters are characterized only.



Figure 10a. Power-up Timing and Voltage Levels



Figure 10b. Power-up, Power-Down Requirement



## 7.4 DC Electrical Characteristics<sup>(1)</sup>

| PARAMETER           | SYMBOL CONDITIONS |                                | UNIT      |     |           |       |
|---------------------|-------------------|--------------------------------|-----------|-----|-----------|-------|
| PARAMETER           | SYMBOL            | COMPITIONS                     | MIN       | TYP | MAX       | OINII |
| Input Capacitance   | CIN               | VIN = 0V                       |           |     | 6         | pF    |
| Output Capacitance  | Cout              | Vout = 0V                      |           |     | 8         | pF    |
| Input Leakage       | lLi               |                                |           |     | ±2        | μΑ    |
| I/O Leakage         | ILO               |                                |           |     | ±2        | μΑ    |
| Standby Current     | Icc1              | /CS = VCC,<br>VIN = GND or VCC |           | 25  | 50        | μA    |
| RPMD OP1 Write Only | Icc2              | /CS = VCC                      |           | 15  | 20        | mA    |
| RPMD OP2 Read Only  | Icc3              | C = 0.1 VCC / 0.9 VCC          |           |     | 30        | mA    |
| Input Low Voltage   | VIL               |                                |           |     | VCC x 0.3 | V     |
| Input High Voltage  | VIH               |                                | VCC x 0.7 |     |           | V     |
| Output Low Voltage  | Vol               | IOL = 100 μA                   |           |     | 0.2       | V     |
| Output High Voltage | Voн               | IOH = -100 μA                  | VCC - 0.2 |     |           | V     |

#### Notes:

<sup>1.</sup> Tested on sample basis and specified through design and characterization data. TA = 25°C, VCC = 3. 0V.



# 7.5 AC Measurement Conditions

| DADAMETED                        | CVMDOL | SF        | LINUT      |      |
|----------------------------------|--------|-----------|------------|------|
| PARAMETER                        | SYMBOL | MIN       | MAX        | UNIT |
| Load Capacitance                 | CL     |           | 30         | pF   |
| Input Rise and Fall Times        | TR, TF |           | 5          | ns   |
| Input Pulse Voltages             | VIN    | 0.1 VCC 1 | to 0.9 VCC | V    |
| Input Timing Reference Voltages  | IN     | 0.3 VCC 1 | to 0.7 VCC | V    |
| Output Timing Reference Voltages | Out    | 0.5 VCC t | to 0.5 VCC | V    |

#### Note:

1. Output Hi-Z is defined as the point where data out is no longer driven.



Figure 11. AC Measurement I/O Waveform



## 7.6 AC Electrical Characteristics<sup>(3)</sup>

| DESCRIPTION                                                          | SYMBOL                       | ALT  | SPEC |     |           | UNIT |
|----------------------------------------------------------------------|------------------------------|------|------|-----|-----------|------|
| DESCRIPTION                                                          | STIVIBUL                     | ALI  | MIN  | TYP | MAX       | UNIT |
| Clock frequency                                                      | FR                           | fc   | D.C. |     | 80        | MHz  |
| Clock High, Low Time                                                 | tCLH,<br>tCLL <sup>(1)</sup> |      | 5    |     |           | ns   |
| Clock Rise Time peak to peak                                         | tCLCH <sup>(2)</sup>         |      | 0.1  |     |           | V/ns |
| Clock Fall Time peak to peak                                         | tCHCL <sup>(2)</sup>         |      | 0.1  |     |           | V/ns |
| /CS Active Setup Time relative to CLK                                | tslch                        | tcss | 5    |     |           | ns   |
| /CS Not Active Hold Time relative to CLK                             | tCHSL                        |      | 5    |     |           | ns   |
| Data In Setup Time                                                   | tDVCH                        | tDSU | 2    |     |           | ns   |
| Data In Hold Time                                                    | tCHDX                        | tDH  | 5    |     |           | ns   |
| /CS Active Hold Time relative to CLK                                 | tchsh                        |      | 3    |     |           | ns   |
| /CS Not Active Setup Time relative to CLK                            | tshch                        |      | 3    |     |           | ns   |
| /CS Deselect Time                                                    | tshsl                        | tCSH | 50   |     |           | ns   |
| Output Disable Time / Output Disable Time                            | tshqz                        | tDIS |      |     | 7 / 8.5   | ns   |
| Clock Low to Output Valid 2.7V-3.0V / 3.0V-3.6V                      | tCLQV1                       | tV1  | _    |     | 7/6       | ns   |
| Clock Low to Output Valid for RPMD OP2 command 2.7V-3.0V / 3.0V-3.6V | tCLQV2                       | tV2  |      |     | 8.5 / 7.5 | ns   |
| Output Hold Time                                                     | tCLQX                        | tHO  | 2    |     |           | ns   |

Continued – next page



## **AC Electrical Characteristics (cont'd)**

| DESCRIPTION                                     | SYMBOL               | ALT | SPEC |     |     | UNIT |
|-------------------------------------------------|----------------------|-----|------|-----|-----|------|
| DESCRIPTION                                     |                      |     | MIN  | TYP | MAX | ONII |
| /CS High to Standby Mode                        | tRES1 <sup>(2)</sup> |     |      |     | 3   | μs   |
| /CS High to next Instruction after Reset        | tRST <sup>(2)</sup>  |     |      |     | 30  | μs   |
| Write Root Key Register                         | tKEY                 |     |      | 170 | 250 | μs   |
| Update HMAC Key Register                        | tHMAC                |     |      | 50  | 75  | μs   |
| Increment Monotonic Counter                     | tinc1                |     |      | 80  | 200 | μs   |
| Increment Monotonic Counter (Counter Switching) | tinc2                |     |      | 75  | 250 | ms   |
| RPMD Request Monotonic Counter                  | tREQ                 |     |      | 80  | 120 | μs   |

#### Notes:

- 1. Clock high + Clock low must be less than or equal to 1/fc.
- 2. Value guaranteed by design and/or characterization, not 100% tested in production.
- 3. Tested on sample basis and specified through design and characterization data. TA = 25°C, VCC = 3.0V.



## 7.7 Serial Output Timing Diagram



## 7.8 Serial Input Timing Diagram





## 8. PACKAGE SPECIFICATIONS

## 8.1 8-Pin SOIC 150-mil (Package Code SN)



| Symbol |          | Millimeters |      |        | Inches    |        |
|--------|----------|-------------|------|--------|-----------|--------|
| Symbol | Min      | Mon         | Max  | Min    | Mon       | Max    |
| Α      | 1.35     | 1.60        | 1.75 | 0.053  | 0.062     | 0.069  |
| A1     | 0.10     | 0.15        | 0.25 | 0.004  | 0.006     | 0.010  |
| b      | 0.33     | 0.41        | 0.51 | 0.013  | 0.016     | 0.020  |
| С      | 0.19     | 0.20        | 0.25 | 0.0075 | 0.0078    | 0.0098 |
| D      | 4.80     | 4.85        | 5.00 | 0.188  | 0.190     | 0.197  |
| E      | 3.80     | 3.90        | 4.00 | 0.150  | 0.153     | 0.157  |
| HE     | 5.80     | 6.00        | 6.20 | 0.228  | 0.236     | 0.244  |
| е      | 1.27 BSC |             |      |        | 0.050 BSC |        |
| L      | 0.40     | 0.71        | 1.27 | 0.016  |           | 0.050  |
| Y      |          |             | 0.10 |        |           | 0.004  |
| θ      | 0°       |             | 10°  | 0°     |           | 10°    |

# **Bases winbond Base**

## 8.2 8-Pin SOIC 208-mil (Package Code SS)

5.18

5.13

7.70

0.50

0°

Ε

E1

е

Н

θ

5.28

5.23

1.27 BSC

7.90

0.65



0.212

0.210

0.319

0.031

0.004

8°

5.38

5.33

8.10

0.80

0.10

8°

0.204

0.202

0.303

0.020

0°

0.208

0.206

0.050 BSC

0.311

0.026



#### 9. ORDERING INFORMATION



#### Notes:

- 1. The "W" prefix is not included on the part marking.
- 2. Standard bulk shipments are in Tube (shape E). Please specify alternate packing method, such as Tape and Reel (shape T) or Tray (shape S), when placing orders.



## 9.1 Valid Part Numbers and Top Side Markings

The following table provides the valid part numbers for the W74M00AV. Please contact Winbond for specific availability of different package types. Winbond RPMD use a 12-digit Product Number for ordering. However, due to limited space, the Top Side Marking on all packages uses an abbreviated 10-digit number.

| PACKAGE TYPE                | PRODUCT NUMBER | TOP SIDE MARKING |
|-----------------------------|----------------|------------------|
| <b>SN</b><br>SOIC-8 150-mil | W74M00AVSNIG   | 74M00AVNIG       |
| <b>SS</b><br>SOIC-8 208-mil | W74M00AVSSIG   | 74M00AVSIG       |

Note:

Contact Winbond for other package options.



#### 10. REVISION HISTORY

| VERSION | DATE       | PAGE | DESCRIPTION            |
|---------|------------|------|------------------------|
| Α       | 08/31/2016 |      | New Create Preliminary |
|         |            |      |                        |

#### **Preliminary Designation**

The "Preliminary" designation on a *Winbond* datasheet indicates that the product is not fully characterized. The specifications are subject to change and are not guaranteed. *Winbond* or an authorized sales representative should be consulted for current information before using this product.

#### **Trademarks**

*Winbond* is a trademark of *Winbond Electronics Corporation*. All other marks are the property of their respective owner.

#### **Important Notice**

Winbond products are not designed, intended, authorized or warranted for use as components in systems or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for other applications intended to support or sustain life. Furthermore, Winbond products are not intended for applications wherein failure of Winbond products could result or lead to a situation wherein personal injury, death or severe property or environmental damage could occur. Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sales.

Information in this document is provided solely in connection with Winbond products. Winbond reserves the right to make changes, corrections, modifications or improvements to this document and the products and services described herein at any time, without notice.

Please note that all data and specifications are subject to change without notice.

All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.